## Interrupts

Dr Andrew Scott

a.scott@lancaster.ac.uk

1

#### Polling or Busy Waiting

- Code 'spins' on busy flag\* awaiting status change

   Very wasteful of processor time
- Very difficult to interleave useful code
  - Need automated mechanism
- Also known as Synchronous I/O

\* Remember: a flag is just a status bit on device e.g. data available, operation complete, ..

2



3



4

## Interrupts • If devices share interrupt/ interrupt line - Know at least one device changed status ...better, but no idea which (generated interrupt) • Back to polling • After interrupt - Must poll each device for data ready/ state change

5

# Multiple Interrupt Lines • Narrows search when subsequently polling • Groups similar devices • More support required on processor – Multiple lines/ wires • Cost, complexity, ... – Multiple ISRs

6



7

#### Pushal Instruction and C Handler · Pushes x86 registers in following order struct cpu registers { uint32\_t uint32 t esi; isr: push Ś3 uint32\_t ebp; pushal uint32\_t Interrupt number call C\_handler uint32 t ebx: we pushed (\$3) uint32 t edx; uint32\_t uint32 t eax; void C\_handler( // Interrupt handler called from struct cpu\_registers regs, uint32\_t irq, uint32\_t instr\_ptr, uint32\_t cs, uint32\_t cpu\_flags Always pushed by x86 processor

8

#### **Programmable Interrupt Controller** · Processor can't have separate wire to every device - PC now uses Advanced PIC (Intel 82093 APIC) · Gives priority to most important devices - Orders generated interrupts IRQ0: Programmable Timer IRQ8: Real Time Clock (RTC) IRQ1: Keyboard IRQ9: Not used IRQ10: Not used IRQ3: Serial/COM2 IRQ11: Not used IRQ4: Serial/COM1 IRQ12: PS/2 mouse IRQ5: LPT2 Printer IRQ13: Floating-Point exception IRQ6: Floppy Disk IRQ14: ATA Hard Disk IRQ7: LPT1 Printer/ Spurious IRQ15: ATA Hard Disk

10

### NT Interrupt Request (IRQ) Levels

- Interrupts often disabled on entry to ISR
  - But generally allow high-priority IRQ to interrupt handling of lower-priority IRQ

| handling of lower-priority IRQ |                                                             |  |
|--------------------------------|-------------------------------------------------------------|--|
| IRQL                           |                                                             |  |
| 31                             | High                                                        |  |
| 30                             | Power Failure                                               |  |
| 29                             | Inter-processor signalling                                  |  |
| 28                             | Clock                                                       |  |
|                                | Device n                                                    |  |
|                                | Device 1                                                    |  |
| 2                              | Dispatch/ Deferred Procedure Call (DPC) software interrupts |  |
| 1                              | Asynchronous Procedure Call level (APC) software interrupts |  |
| 0                              | Low (normal thread execution)                               |  |

13



14

#### Generalising the Mechanism

- Interrupts
  - Interrupt Request signal
    - Generated by device attached to specific wire/ line
  - Message based
    - Requested in 'message' over intelligent bus, e.g. PCI Bus
- Exceptions (can be generic term encompassing others)
  - Generated in response to internal processor problem
- Software Interrupts
  - Initiated by executing special Interrupt/ Trap instruction

15

Operating Systems 06/11/2020

| VOC Evention Link                                 |    |      |   |
|---------------------------------------------------|----|------|---|
| const char * x86 Exception List                   |    |      |   |
| x86Exception[] = {                                |    |      |   |
| "Division by zero",                               | // | 0 F  | - |
| "Single step",                                    | // | 1 FT | - |
| "Non-Maskable Interrupt (NMI)",                   | // | 2 I  | - |
| "Breakpoint",                                     | // | 3 Т  | - |
| "INTO executed with overflow flag set",           | // | 4 T  | - |
| "BOUND executed with index outside array bounds", | // | 5 F  | - |
| "Invalid Op-code",                                | // | 6 F  | - |
| "Device/ Co-processor not available",             | // | 7 F  | - |
| "Double fault - no handler for exception",        | // | 8 A  | 0 |
| "Co-processor Segment overrun (pre i486)",        | // | 9 F  | - |
| "Invalid Task State Segment (TSS)",               | // | 10 F | E |
| "Segment not present",                            | // | 11 F | E |
| "Stack/ Segment Fault",                           | // | 12 F | E |
| "General Protection Fault (GPF)",                 | // | 13 F | E |
| "Page Fault",                                     | // | 14 F | E |
| "Exception 0x0F - reserved by Intel",             | // | 15   | - |
| "x87 Floating Point exception",                   | // | 16 F | - |
| "Alignment check (Ring 3: user mode)",            | // | 17 F | 0 |
| "Machine check (internal processor error)",       | // | 18 A | ? |
| "SIMD Floating Point exception",                  | // | 19 F | - |

16

#### When Exceptions go Wrong

- Interrupts MUST be correctly handled
- If no interrupt service routine set for interrupt
  - Processor raises *Double Fault* interrupt
  - Unknown state can be hard to recover from
    - Blue Screen of Death
- If double fault isn't handled
  - Processor Triple Faults
  - Causes machine restart



17